@inproceedings{3833b2e0f9d048ccb63c027db8d56fcc,
title = "Clock and data recovery circuit using digital phase aligner and phase interpolator",
abstract = "Clock and data recovery circuit using digital phase aligner and phase interpolator is proposed for multi-channel link applications. The proposed circuit reduces recovered clock jitter and alleviates the problem of distorted clock duty cycle. It is realized in 0.13um CMOS technology. Its power dissipation is 9.7mW at 1.2V power supply and its occupation area is 290×230um2 with multi-phase dock generation block. The experimental results show that the proposed circuit recovers 1Gb/s of 2 7-1 FRBS with no error.",
author = "Lee, {Seung Woo} and Seong, {Chang Kyung} and Choi, {Woo Young} and Lee, {Bhum Cheol}",
year = "2006",
doi = "10.1109/MWSCAS.2006.382156",
language = "English",
isbn = "1424401739",
series = "Midwest Symposium on Circuits and Systems",
pages = "690--693",
booktitle = "Proceedings of the 2006 49th Midwest Symposium on Circuits and Systems, MWSCAS'06",
note = "2006 49th Midwest Symposium on Circuits and Systems, MWSCAS'06 ; Conference date: 06-08-2006 Through 09-08-2007",
}